发明名称 LSI layout design apparatus, layout design method, recording medium recording layout design program, and semiconductor integrated circuit
摘要 A migration section conducting process migration for converting first layout according to a first design standard into second layout according to a second design standard and a designated transistor size; an extraction section extracting transistor sizes and parasitic capacitances from the first and the second layout; a delay calculation section calculating first delay time from the transistor size and the parasitic capacitance extracted from the first layout and a driving current value of a transistor based on the first design standard, and calculating second delay time from the transistor size and the parasitic capacitance extracted from the second layout and a driving current value of the transistor based on the second design standard; and an optimum value calculation section calculating an optimum value of the transistor size after the process migration in order that the second delay time becomes equal to the first delay time, are provided.
申请公布号 US6578179(B2) 申请公布日期 2003.06.10
申请号 US20010962272 申请日期 2001.09.26
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 SHIROTORI TSUKASA;URAKAWA YUKIHIRO
分类号 G06F17/50;H01L21/82;H01L21/822;H01L27/04;(IPC1-7):G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址