发明名称 Halbleiterspeicheranordnung
摘要 In a semiconductor memory device, a memory cell array 14 includes a test memory region 142 for a writing test, and there are provided a writing test circuit for generating a writing test signal WTEST, a write voltage-detecting circuit 18 for generating a voltage-detecting signal WREN when a writing voltage supplied to the region 142 is less than a reference value at the time of writing test, and an output buffer circuit 15 which switches it to a test output mode in response to the supply of the writing test signal WTEST and outputs a write inhibit information in response to the supply of voltage-detecting signal WREN. <IMAGE>
申请公布号 DE69712818(T2) 申请公布日期 2003.01.16
申请号 DE1997612818T 申请日期 1997.02.19
申请人 NEC CORP., TOKIO/TOKYO 发明人 NAKADAI, NAOTOSHI
分类号 G01R31/28;G11C16/02;G11C16/22;G11C29/00;G11C29/24;G11C29/46;(IPC1-7):G11C16/06 主分类号 G01R31/28
代理机构 代理人
主权项
地址