发明名称 Configurable logic block with and gate for efficient multiplication in FPGAS
摘要 An improved CLB architecture, wherein the use of dedicated AND gates to generate a carry chain input signal facilitates low latency multiplication and makes efficient use of four-input function generators. In one embodiment of the invention, when multiplication using a binary addition tree algorithm is used, AND gates to implement single-bit multiplication are provided within the available function generators and duplicated in a dedicated AND gate accessible outside the corresponding function generator as a carry-chain input signal. In another embodiment, carry chain multiplexers can be selectively configured as AND or OR gates to facilitate certain arithmetic or comparison functions for the outputs of a plurality of function generators.
申请公布号 US2002178431(A1) 申请公布日期 2002.11.28
申请号 US20020192354 申请日期 2002.07.09
申请人 XILINX, INC. 发明人 CHAPMAN KENNETH D.;YOUNG STEVEN P.
分类号 H03K19/173;H03K19/177;(IPC1-7):G06F17/50;H03K17/693;H01L27/10 主分类号 H03K19/173
代理机构 代理人
主权项
地址