发明名称 Clock system for multiple component system
摘要 A clock module operates in conjunction with the generation of the bus-clock signal to provide a combination of module-clocks that can be relied upon to provide an adequate safety margin for data transfers among processing modules at the speed of the bus-clock. In a preferred embodiment, a system-clock generates the bus-clock and a sample-clock, the sample-clock having a predetermined phase relationship with respect to the bus-clock. Base-clocks at each of the frequencies required for each processing module are generated in the conventional manner, and, in accordance with this invention, are sampled by the sample-clock to produce sampled module-clocks that are provided to each corresponding processing module. By sampling each base-clock with a sample-clock that has a corresponding predetermined phase relationship with respect to the bus-clock, each module-clock will have a predetermined phase relationship with respect to the bus-clock. By selecting the predetermined phase relationship appropriately, an optimal data transfer speed can be achieved.
申请公布号 US2002157032(A1) 申请公布日期 2002.10.24
申请号 US20020176209 申请日期 2002.06.20
申请人 KONINKLIJKE PHILIPS ELECTRONICS N.V. 发明人 JENSEN RUNE HARTUNG;O'DWYER THOMAS;GARTLAN MICHAEL
分类号 G06F13/42;G06F1/10;G06F1/12;H04L7/04;(IPC1-7):G06F1/04;G06F1/06 主分类号 G06F13/42
代理机构 代理人
主权项
地址