发明名称 Festwertspeicher-Prüfungschaltung
摘要 Disclosed is A ROM testing circuit for testing ROMs embedded in respective chips arranged on a wafer, which ROM testing circuit comprises units which are embedded in the respective chips, wherein each of the units comprises: input means for receiving a signal outputted from the ROM embedded in one adjacent chip or from each of the ROMs embedded in two or more respective adjacent chips; output means for outputting a signal outputted from the ROM formed in the chip to which the unit belongs to the one adjacent chip or to the two or more adjacent chips; and means for comparing the signal outputted from the ROM in the chip to which the unit belongs with the signal or signals inputted via the input means. With this arrangement, all adjacent chips can be tested with respect to their ROMs simultaneously. <IMAGE>
申请公布号 DE69807783(D1) 申请公布日期 2002.10.17
申请号 DE1998607783 申请日期 1998.06.12
申请人 NEC CORP., TOKIO/TOKYO 发明人 BAN, AKIRA
分类号 G06F11/22;G01R31/26;G01R31/3185;G06F15/78;G11C29/02;G11C29/34;H01L21/66;(IPC1-7):G06F11/267;G01R31/318 主分类号 G06F11/22
代理机构 代理人
主权项
地址