发明名称 LOW-JITTER CLOCK FOR TEST SYSTEM
摘要 Generating test signals for a device under test (DUT) involves generating a master reference signal, using a vernier technique to generate test pattern signals based on the master reference signal, generating a test clock signal that is phase-matched with and frequency similar to the test pattern signals by providing the master reference signal as input to a phase-locked loop (PLL) and controlling one or more programmable dividers in the PLL to adjust the test clock signal to be a multiple or sub-multiple of a frequency of the test pattern signals, applying the test clock signal to the clock input pin of the DUT, and applying the test pattern signals to data pins of the DUT. When the frequency of the test pattern signals is changed, the test clock signal frequency may be adjusted to calibrate to the changed frequency of the test pattern signals by re-programming the programmable dividers.
申请公布号 WO02075337(A2) 申请公布日期 2002.09.26
申请号 WO2002US08627 申请日期 2002.03.19
申请人 SCHLUMBERGER TECHNOLOGIES, INC.;DALLA RICCA, PAOLO;WEST, BURNELL, G. 发明人 DALLA RICCA, PAOLO;WEST, BURNELL, G.
分类号 G01R31/317;G01R31/3185;G01R31/319;G01R31/3193;G11C29/10;G11C29/56 主分类号 G01R31/317
代理机构 代理人
主权项
地址