发明名称 Gate ground circuit approach for I/O ESD protection
摘要 An I/O ESD protection circuit is provided utilizing a driver circuit, an ESD protection circuit, a Vcc/Vss protection circuit, and a clamping circuit. The driver circuit and the ESD protection circuit each comprise a NMOS cascode circuit. NMOS transistors and biasing resistive means comprise the Vcc/Vss protection circuit. The clamping circuit is a diode coupled between the I/O pad of the protection circuit and the gate of that NMOS transistor. In an ESD event the diode turns on the NMOS transistor of the Vcc/Vss protection circuit , thus clamping off the first transistor of both NMOS cascode circuits. The clamping inhibits the gate of those first two transistors to be coupled up by an ESD voltage and creates a parasitic bipolar transistor in each cascode circuit. The parasitic bipolar transistors provide a uniform current flow in the buried area of the P-well of both NMOS cascode circuits.
申请公布号 US6414532(B1) 申请公布日期 2002.07.02
申请号 US20010963596 申请日期 2001.09.27
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY 发明人 SU HUNG DER;LEE JIAN-HSING;WU YI-HSUN;WU MAU-LIN
分类号 H01L27/02;H03K5/08;(IPC1-7):H03K5/08 主分类号 H01L27/02
代理机构 代理人
主权项
地址