发明名称 High speed cross point switch routing circuit with word-synchronous serial back plane
摘要 An asynchronous serial crosspoint switch is word synchronized to each of a number of transceiver circuits. The crosspoint switch circuit generates both a master bit clock and a master word clock signal. A transceiver circuit recovers the master bit clock signal from an incoming high-speed serial data stream using a clock and data recovery circuit. The recovered bit clock signal is used as a timing signal by which data is serialized and transmitted to the crosspoint switch circuit. The data stream transmitted to the switch circuit is frequency locked to the master bit clock signal, such that the serial data stream need only be phase adjusted with a data recovery circuit. To recover word timing, the switch circuit issues alignment words to the transceivers during link initialization. The transceivers perform word alignment and establish a local word lock. Alignment words are then reissued to the switch circuit using the local word clock. The switch circuit compares the boundary of the received word clock to the master word clock and, if misaligned, the transceiver shifts its transmitted word by one bit and retries. Necessary edge transition density is provided by overhead bits which also designate special command words asserted between a transceiver and a switch circuit. Flow control information is routed from a receiving transceiver back to the transmitting transceiver using the overhead bits in order to assert a ready-to-receive or a not-ready-to-receive flow control signal. The overhead bits additionally provide information regarding connection requests and other information.
申请公布号 US2002061016(A1) 申请公布日期 2002.05.23
申请号 US20020047166 申请日期 2002.01.14
申请人 VITESSE SEMICONDUCTOR CORPORATION 发明人 MULLANEY JOHN P.;LEE GARY M.
分类号 H04L7/00;H04J3/06;H04L7/04;H04L12/56;H04Q11/04;(IPC1-7):H04L12/56 主分类号 H04L7/00
代理机构 代理人
主权项
地址