发明名称 Cyclic phase signal generation from a single clock source using current phase interpolation
摘要 A system and corresponding method for generating multiple phases within a single clock cycle of an input signal is disclosed. The method includes the steps of generating a plurality of output signals from an input source signal, where each of the plurality of output signals represents a phase-shifted version of the input signal. Next, select a pair of signals from the plurality of output signals to act as clock signals, where the selected pair of clock signals define the operating region within which the multiple phases are bounded. Then, provide a pair of complementary weighted bias currents in response to a control signal, where each of the complementary bias currents is used to generate the multiple phases of the present invention. Thereafter, the pair of weighted bias currents presented to a node are adjusted in response to the selected pair of clock signals, where the selected pair of clock signals operates to adjust the rate of change of the weighted bias currents. Finally, a plurality of signals are provided that represent the frequency difference between the first adjusted weighted bias current and a second frequency.
申请公布号 US6380783(B1) 申请公布日期 2002.04.30
申请号 US20000688536 申请日期 2000.10.13
申请人 SILICON COMMUNICATIONS LAB, INC. 发明人 CHAO CHIEH-YUAN;CAO YUMING
分类号 H03K5/08;H03K5/13;H03K5/135;H03K5/15;(IPC1-7):H03H11/26 主分类号 H03K5/08
代理机构 代理人
主权项
地址