发明名称 Memory address driver circuit
摘要 A memory address driver circuit with memory module slots on a computer main board that can be divided into two groups. One group of memory module slots includes the slots whose trace line to a control chipset is smaller than 2500 mils or closest to the control chipset. The other group of memory module slots includes all the remaining slots. The control chipset includes two memory control circuits. The memory control circuit for supporting DDR DRAM is connected to the address leads of the memory module slot closest to the control chipset. However, no terminal resistors are connected to any address leads of the memory module slot. Hence, engineers may have to design one set of terminal resistors only. In addition, the memory control circuit uses one-cycle access command timing to boost system performance.
申请公布号 US6370053(B2) 申请公布日期 2002.04.09
申请号 US20010761880 申请日期 2001.01.17
申请人 VIA TECHNOLOGIES, INC. 发明人 CHANG NAI-SHUNG;CHEN CHIA-HSIN
分类号 G11C8/06;G11C8/12;H05K1/02;H05K1/14;(IPC1-7):G11C5/02 主分类号 G11C8/06
代理机构 代理人
主权项
地址