发明名称 Semiconductor memory device
摘要 A memory structure/circuit has at least two memory cell arrays connected to each other in a hierarchy. The bit lines of the two or more memory cell arrays are connected by hierarchy switches. The memory cells of one of the arrays can be read out faster than the others by using the hierarchy switches to select one array without selecting the other arrays. So the data that is read with higher frequency can be selectively read out faster if it is stored in the faster access memory array. If the data in the faster access memory cell array includes a copy of the data in the other array, it can be used as a cache memory. A tag array and data array in combination that are connected to another tag array and data array in combination through hierarchy switch connections can provide a cache memory that is direct mapped or set associative, and also full associative. The memory device can be used in a semiconductor data processor having a CPU in which the memory device is connected to the CPU through a bus, wherein both the CPU and the memory device are formed on a single semiconductor substrate. The memory device can also be an off-chip device.
申请公布号 US6353569(B1) 申请公布日期 2002.03.05
申请号 US19990291272 申请日期 1999.04.14
申请人 HITACHI, LTD. 发明人 MIZUNO HIROYUKI;TACHIBANA SUGURU;ISHIBASHI KOICHIRO;OSADA KENICHI
分类号 G11C11/41;G06F12/08;G11C5/06;G11C7/06;G11C7/18;G11C7/22;G11C11/401;G11C11/409;(IPC1-7):G11C13/00 主分类号 G11C11/41
代理机构 代理人
主权项
地址