发明名称 Recovery circuit generating low jitter reproduction clock
摘要 When an up signal UP is inputted, a switch is turned on and thereby a capacitor is charged to raise a control voltage VC. Further, when a down signal DWN is inputted, a switch is turned on and a capacitor discharges to hold the down signal DWN in the capacitor. Then, when a switch is turned on by a transmission signal EXE, an electric charge is injected into the capacitor to lower the control voltage VC. Further, when a switch is turned on by a reset signal RST, the capacitor is charged by an amplifier to cancel the down signal DWN. As a result, a low jitter reproduction clock can be generated regardless of an operating frequency.
申请公布号 US2002025015(A1) 申请公布日期 2002.02.28
申请号 US20010897931 申请日期 2001.07.05
申请人 MITSUBISHI DENKI KABUSHIKI KAISHA 发明人 NOTANI HIROMI
分类号 H03K5/00;H03L7/089;H03L7/093;H03L7/099;H04L7/033;(IPC1-7):H04L7/00;H03D3/24 主分类号 H03K5/00
代理机构 代理人
主权项
地址