发明名称 Frequency doubler with 50% duty cycle output
摘要 A frequency doubler circuit with a 50% duty cycle output includes a two-input XOR or XNOR logic gate having a first input coupled to a digital input signal having a first frequency, and a second input coupled to a replica of the input signal delayed by a quarter of the time period of the input signal. The frequency doubler circuit includes at least two capacitors in series, a constant current generator for charging the capacitors during one of the two half periods of the input signal, and first and second switches controlled in phase opposition by the input signal and by an inverted signal thereof for charging and discharging the capacitors during each period of the input signal. A voltage divider halves the voltage present on the capacitors so that a comparator senses the halved voltage on one of the two capacitors. The comparator provides an output signal to the second input of the logic gate.
申请公布号 US6348821(B1) 申请公布日期 2002.02.19
申请号 US19990358047 申请日期 1999.07.21
申请人 STMICROELECTRONICS S.R.L. 发明人 SCHWARTZ REINER
分类号 H03K5/00;H03K5/156;(IPC1-7):H03B19/00 主分类号 H03K5/00
代理机构 代理人
主权项
地址