发明名称 Configurable logic element with expander structures
摘要 A configurable logic element (CLE) for a field programmable gate array (FPGA) includes "expanders", i.e., connectors that allow fast signal communication between logic blocks. Expanders allow the configurable interconnection of a plurality of logic blocks, or portions thereof, to form a single logical entity that can implement large user circuits such as PALs, lookup tables, multiplexers, tristate buffers, and memories. One embodiment includes a configurable logic block. In a first mode, the logic block provides two N-input LUTs having N shared inputs and two separate outputs. The outputs are then combined using an expander to generate an (N+l)-input function. In a second mode, the logic block provides two N-input LUTs having M unshared inputs. An optional third mode provides a plurality of product term output signals based on the values of the N input signals.
申请公布号 US2001045844(A1) 申请公布日期 2001.11.29
申请号 US20010860863 申请日期 2001.05.18
申请人 XILINX, INC. 发明人 NEW BERNARD J.;WITTIG RALPH D.;MOHAN SUNDARARAJARAO
分类号 H03K19/177;(IPC1-7):H03K19/173 主分类号 H03K19/177
代理机构 代理人
主权项
地址