发明名称 Method and apparatus for rounding and normalizing results within a multiplier
摘要 A multiplier capable of performing signed and unsigned scalar and vector multiplication is disclosed. The multiplier is configured to receive signed or unsigned multiplier and multiplicand operands in scalar or packed vector form. An effective sign for the multiplier and multiplicand operands may be calculated based upon each operand's most significant bit and a control signal. The effective signs may then be used to create and select a number of partial products according to Booth's algorithm. Once the partial products have been created and selected, they may be summed and the results may be output. The results may be signed or unsigned, and may represent vector or scalar quantities. When a vector multiplication is performed, the multiplier may be configured to generate and select partial products so as to effectively isolate the multiplication process for each pair of vector components. The multiplier may also be configured to sum the products of the vector components to form the vector dot product. The final product may be output in segments so as to require fewer bus lines. The segments may be rounded by adding a rounding constant. Rounding and normalization may be performed in two paths, one assuming an overflow will occur, the other assuming no overflow will occur.
申请公布号 US6269384(B1) 申请公布日期 2001.07.31
申请号 US19980049752 申请日期 1998.03.27
申请人 ADVANCED MICRO DEVICES, INC. 发明人 OBERMAN STUART
分类号 G06F7/52;G06F7/533;G06F7/544;G06F9/318;G06F9/38;G06F17/16;(IPC1-7):G06F7/38 主分类号 G06F7/52
代理机构 代理人
主权项
地址