发明名称 Complex despreading system
摘要 A compact and easily-assembled circuit for a complex despreading system, arranged such that the circuit does not contain pairs of adders at the output area. The configuration of the circuit enables the addition and subtraction of different signal components to occur before the multiplication stage and not at a pair of adders located at the output area The complex despreader system employs a complex matched filter at a receiver for despreading received signals with a QPSK system in the primary modulation and a BPSK system in the secondary modulation modulated at a transmitter. The input area of each matched filter of I and Q channels includes a pair of adders. One adder generates a first signal having a positive in-phase and a positive quadrature component. The other adder generates a second signal having a negative in-phase component and a positive quadrature component. Next, an I-channel multiplication circuit multiplies both components of the first signal by a spread code then adds the multiplication results together. Likewise, a Q-channel multiplication and addition circuit multiplies the components of the second signal by a spread code and then adds the multiplication results together.
申请公布号 US6252899(B1) 申请公布日期 2001.06.26
申请号 US19980055346 申请日期 1998.04.06
申请人 YOZAN INC. 发明人 ZHOU CHANMING;SHOU GUOLIANG
分类号 H04B1/707;(IPC1-7):H04L27/30 主分类号 H04B1/707
代理机构 代理人
主权项
地址