发明名称 A CLOCK BUFFER WITH ADJUSTABLE DELAY AND FIXED DUTY CYCLE OUTPUT
摘要 A clock buffer circuit for a computer system, and a computer system incorporating the same, are disclosed. The clock buffer circuit includes a differential input buffer for receiving the input clock signal, with its output coupled to the input of a phase locked loop (PLL). The switching level of the differential input buffer is adjustable, either by adjusting the DC bias applied to the input clock signal, or by adjusting the reference signal, which changes the point in the cycle of the input clock signal at which the differential buffer switches. The PLL synchronizes its output to an edge of the output of the differential buffer, but maintains the same duty cycle (e. g., 50%). Accordingly, the clock buffer circuit may have its delay adjusted, by modifying a voltage divider, applying a variable voltage, or programmably via a digital-to-analog converter, to match the delays of other clock buffer circuits in the computer system, reducing the clock skew in the system. A sine wave may be used as the input cloak signal, so that harmonic noise is reduced in the system.
申请公布号 CA2057400(C) 申请公布日期 2001.03.13
申请号 CA19912057400 申请日期 1991.12.11
申请人 COMPAQ COMPUTER CORPORATION 发明人 TRAN, THANH T.;ABDOO, DAVID G.
分类号 G06F1/12;G06F1/10;H03K5/15;H03L7/08;(IPC1-7):G06F1/10 主分类号 G06F1/12
代理机构 代理人
主权项
地址