发明名称 Hardware architectures for image dilation and erosion operations
摘要 A hardware architecture for mathematical morphology operations such as dilation and erosion of an image signal is provided. A hardware architecture for an image dilation operation includes: a plurality of adders corresponding to the size of the structuring element for adding the image signal and a structuring element symmetrical to the image signal with respect to the origin to output the result; a plurality of stores for temporarily storing the signals output from the plural adders; a comparator for comparing data stored in the plural stores with feedback data to output the maximum data; and an outputting device for outputting the output signal of the comparator as a dilation operation value if the dilation operation with respect to all structuring elements for one image signal is completed and feeding back the output signal of the comparator as input data of the comparator if not. Therefore, the elementary operations such as dilation and erosion with respect to a gray-level image signal can be attained by a simple arithmetic operation, that is, by finding the maximum/minimum value using an adder. Also, since the hardware architecture for the dilation and erosion operations adopts a feedback structure, the volume of the hardware linearly increases even though the size of the structuring element increases in geometrical progression.
申请公布号 US6192160(B1) 申请公布日期 2001.02.20
申请号 US19970932132 申请日期 1997.09.18
申请人 HYUNDAI MICROELECTRONICS CO., LTD. 发明人 SUNWOO MYUNG HOON;ONG SOOHWAN;LEE EUL-SUK;CHOI TAE-YOUNG
分类号 G06K9/44;G06T5/30;(IPC1-7):G06K9/42 主分类号 G06K9/44
代理机构 代理人
主权项
地址
您可能感兴趣的专利