发明名称 Frequency divider circuit and digital PLL circuit
摘要 A frequency divider circuit, and a digital PLL circuit including the same, which can suppress jitter occurring in an output signal, including a first circuit module which drives D-FFs connected in series using an input signal as a reference clock signal and divides the input signal by a frequency division ratio selected by a frequency division ratio determining signal to produce a first divided signal; a second circuit module which drives D-FFs connected in series using the first divided signal as a reference clock signal and divides the first divided signal by a frequency division ratio corresponding to the number of D-FFs connected in series to produce an output signal; and an OR circuit which produces a frequency division ratio determining signal based on the outputs of the D-FFs of the second circuit module and a frequency division ratio selecting signal.
申请公布号 US6163181(A) 申请公布日期 2000.12.19
申请号 US19980154088 申请日期 1998.09.16
申请人 SONY CORPORATION 发明人 NISHIYAMA, SEIICHI
分类号 H03K23/64;H03K23/66;H03L7/06;H03L7/099;H03L7/18;(IPC1-7):H03K21/00 主分类号 H03K23/64
代理机构 代理人
主权项
地址