发明名称 Printed circuit board layout to minimize the clock delay caused by mismatch in length of metal lines and enhance the thermal performance of microelectronics packages via conduction through the package leads
摘要 A method for minimizing signal delays caused by mismatch in length of the inner leads of a package lead frame. This is accomplished by the provision of a unique conductive trace pattern formed preferably on the top surface or else on a lower surface of an electrically-insulated, heat-conducting printed circuit board. The conductive trace pattern includes a plurality of U-shaped metallized traces. Each of the plurality of U-shaped traces have a varying length so that certain ones adjacent the inner leads at the center of the package lead frame are longer than certain ones adjacent the inner leads at the corners of the package lead frame. The conductive trace pattern and the outer leads of the package lead frame also serve to transfer heat away from a molded-plastic body encapsulating an integrated-circuit die and the package lead frame and distribute the same on the printed circuit board.
申请公布号 US6047467(A) 申请公布日期 2000.04.11
申请号 US19970996329 申请日期 1997.12.22
申请人 VLSI TECHNOLOGY, INC. 发明人 HAMZEHDOOST, AHMAD B.;HUANG, CHIN-CHING
分类号 H05K1/02;H05K1/11;(IPC1-7):H01R43/00 主分类号 H05K1/02
代理机构 代理人
主权项
地址