发明名称 Abnormal clock signal detector and switching device
摘要 A system clock signal switching device capable of switching outputs from a plurality of clock signal generation systems i order to ensure the continuous supply of a stable system clock signal. An oscillation circuit A generates a clock signal CK1 as an ordinary system clock signal while an oscillation circuit B generates a clock signal CK2 as another separate clock signal, such as the time-count clock signal. The output lines of these circuits are connected with the input terminals of a multiplexer. An output clock signal monitor circuit checks the clock signal CK1 from the oscillation circuit A, wherein input terminals of the monitor are connected with the output lines to attain the operational clock signals for its monitoring operation. A monitor flag from the monitor circuit is supplied to a switching signal input terminal of the multiplexer via a line. An output line of the multiplexer is provided to a subsequent circuit using the system clock signal while the output line of the oscillation circuit B is provided to the subsequent circuits such as a time-count circuit.
申请公布号 US5969558(A) 申请公布日期 1999.10.19
申请号 US19970891639 申请日期 1997.07.11
申请人 OKI ELECTRIC INDUSTRY CO., LTD. 发明人 ABE, SHINICHI
分类号 G01R31/30;G06F1/04;G06F1/06;G06F1/08;H03K5/22;(IPC1-7):H03K5/22;H03L7/00 主分类号 G01R31/30
代理机构 代理人
主权项
地址