发明名称 Method for manufacturing an integrated circuit with programmable non-overlapping-clock-edge capability
摘要 A system and method for generating and optimizing clock signals with non-overlapping edges on a chip using a unique programmable on-chip clock generator. Overlapping of the edges of the clocking signals is avoided by adjusting an amount of delay introduced in the on-chip clock generator circuit. The amount of delay is adjusted by programming the on-chip clock generator using either hardware and/or software programming. In hardware programming, the amount of delay adjusted by physically altering the composition of delay elements in the on-chip clock generator. In software programming, the delay is adjusted using software commands to control the operation of delay elements in the on-chip clock generator, or to select the paths that delay the signals.
申请公布号 US5966037(A) 申请公布日期 1999.10.12
申请号 US19970795363 申请日期 1997.02.04
申请人 发明人
分类号 H03K5/151;(IPC1-7):H03K3/037 主分类号 H03K5/151
代理机构 代理人
主权项
地址