发明名称 Processor architecture with divisional signal in instruction decode for parallel storing of variable bit-width results in separate memory locations
摘要 An instruction code is received by an instruction input section 103 and then decoded by the instruction decode section 105 to generate an operand and control signals. The instruction division control section 109 generates a division control signal based on the control signals and an operand selection section 107 generates an operand having a desired bit width by using the operand from the instruction decode section 105 based on the division control signal. An arithmetic section 111 divides the operand into a desired bit width parts based on the division control signal and performs arithmetic operation. A memory access control section 115 receives calculated address and transfers this calculated address and the division control signal to a memory. The memory access control section 115 receives data from the memory and transfers the data into the arithmetic result store section 113.
申请公布号 US5909588(A) 申请公布日期 1999.06.01
申请号 US19960671619 申请日期 1996.06.28
申请人 KABUSHIKI KAISHA TOSHIBA 发明人 FUJIMURA, HIROKI;TAKAI, HIROYUKI;YAGUCHI, TOSHIYUKI;KOINO, SEIJI;TAKASUGI, MIKIO;KUNIMATSU, ATSUSHI
分类号 G06F9/30;G06F9/302;G06F9/312;G06F9/34;G06F9/38;(IPC1-7):G06F12/04;G06F9/345 主分类号 G06F9/30
代理机构 代理人
主权项
地址