发明名称 Source-coupling, split gate, virtual ground flash EEPROM array
摘要 A virtual ground flash EEPROM array is based on a source-coupling, split-gate storage cell. The array includes a plurality of spaced-apart, parallel buried n+ bit lines formed in a P-type silicon substrate to define alternating source and drain lines that are segment-contacted. Field oxide islands formed in the array between adjacent source and drain lines define the substrate channel regions of the individual storage cell transistors. The poly 1 floating gate of each cell is formed over a first portion of the substrate channel region and is separated from the channel region by a layer of floating gate oxide. Each floating gate includes a tunnelling arm that extends over the cell's source line and is separated therefrom by thin tunnel oxide. A poly2 word line is formed over the floating gates of the storage cells in each row of the array. The poly2 word line is separated from the underlying floating gate by a layer of oxide/nitride/oxide (ONO). The word lines run perpendicular to the buried n+ bit lines and extend over a second portion of the channel region of each cell in the row to define the internal access transistor of the cell. The word line is separated from the second portion of the channel region by the ONO layer.
申请公布号 US5841700(A) 申请公布日期 1998.11.24
申请号 US19970886739 申请日期 1997.07.01
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 CHANG, MING-BING
分类号 G11C16/04;H01L27/115;H01L29/788;(IPC1-7):G11C16/00 主分类号 G11C16/04
代理机构 代理人
主权项
地址