发明名称 Removable processor board having first, second and third level cache system for use in a multiprocessor computer system
摘要 A computer system which utilizes processor boards including a first level cache system integrated with the microprocessor, a second level external cache system and a third level external cache system. The second level cache system is a conventional, high speed, SRAM-based, writeback cache system. The third level cache system is a large, writethrough cache system developed using conventional DRAMs as used in the main memory subsystem of the computer system. The three cache systems are arranged between the CPU and the host bus in a serial fashion. Because of the large size of the third level cache, a high hit rate is developed so that operations are not executed on the host bus but are completed locally on the processor board, reducing the use of the host bus by an individual processor board. This allows additional processor boards to be installed in the computer system without saturating the host bus. The third level cache system is organized as a writethrough cache. However, the shared or exclusive status of any cached data is also stored. If the second level cache performs a write allocate cycle and the data is exclusive in the third level cache, the data is provided directly from the third level cache, without requiring an access to main memory, reducing the use of the host bus.
申请公布号 US5829027(A) 申请公布日期 1998.10.27
申请号 US19970828868 申请日期 1997.03.31
申请人 COMPAQ COMPUTER CORPORATION 发明人 GOODRUM, ALAN L.
分类号 G06F12/08;(IPC1-7):G06F12/08;G06F12/12 主分类号 G06F12/08
代理机构 代理人
主权项
地址