发明名称 System and method for high-speed skew-insensitive multi-channel data transmission
摘要 A method and apparatus is disclosed that receives a multi-channel digital serial encoded signal and converting it signal into a synchronized set of binary characters. A charge pump phase-locked loop receives a transmitted reference clock and derives a multi-phase clock from the reference clock. The multi-phase clock is used to control a plurality of multi-bit block assembly circuits. Each assembly circuit receives one channel of the digital signal and produces a multi-bit block or character. The multi-bit block assembly circuit includes an oversampler, a digital phase-locked loop and a byte synchronizer. The oversampler oversamples the received digital signal under control of the multiphase clock and produces a sequence of oversampled binary data. The digital phase-locked loop receives the oversampled data and selects samples from it depending on the skew characteristics of the sample. The byte synchronizer assembles a sequence of selected bits into a bit block, or character. An interchannel synchronizer receives as input the characters produced by each of the multi-bit block assembly circuits, and selectively delays output of the received characters in order to synchronize the characters of each channel with one another.
申请公布号 AU2823697(A) 申请公布日期 1997.11.26
申请号 AU19970028236 申请日期 1997.05.01
申请人 SILICON IMAGE, INC. 发明人 KYEONGHO LEE;DEOG-KYOON JEONG
分类号 H04L7/00;H04L7/033;H04L7/04;H04N7/083;H04N7/52;H04N21/2368;H04N21/434 主分类号 H04L7/00
代理机构 代理人
主权项
地址