发明名称 Dram signal margin test method
摘要 A bit line pair is coupled through a pair of high-resistance pass gates (164L,164R) to a sense amp (166). During sense, the high-resistance pass gates (164L,164R) act in conjunction with the charge stored on the bit line pair as, effectively, a high-resistance passive load for the sense amp (166). A control circuit (185) selectively switches on and off bit line equalisation coincident with selectively passing either the equalisation voltage or set voltages to the sense amp (166) and an active sense amp load (172,174). Further, after it is set, the sense amp (166) is selectively connected to LDLs (182,184) through low-resistance column select pass gates (178,180). Therefore, the sense amp (166) quickly discharges one of the connected LDL pair while the bit line voltage remains essentially unchanged. Thus, data is passed from the sense amp (166) to a second sense amplifier and off chip. After data is passed to the LDLs (182,184), the control circuit (185) enables the active sense amp load (172,174) to pull the sense amp high side to a full up level. Additionally, because the control circuit (185) uses the equalisation voltage to disable the sense amp (166), cell signal margin may be tested in a new way. Instead of varying the sense amp reference voltage, as in prior art signal margin tests, cell signal margin is tested by varying cell signal. The cell signal may be selected to determine both a high and a low signal margin. <IMAGE>
申请公布号 EP0766258(A3) 申请公布日期 1997.11.05
申请号 EP19960305900 申请日期 1996.08.12
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DEBROSSE, JOHN KENNETH;KIRIHATA, TOSHIAKI;WONG, HING
分类号 G11C11/401;G11C11/409;G11C11/4091;G11C29/50;(IPC1-7):G11C29/00 主分类号 G11C11/401
代理机构 代理人
主权项
地址
您可能感兴趣的专利