发明名称 Fault resilient/fault tolerant computing
摘要 In a first aspect, a method of synchronizing at least two computing elements that each have clocks that operate asynchronously of the clocks of the other computing elements includes selecting one or more signals, designated as meta time signals, from a set of signals produced by the computing elements, monitoring the computing elements to detect the production of a selected signal by one of the computing elements, waiting for the other computing elements to produce a selected signal, transmitting equally valued time updates to each of the computing elements, and updating the clocks of the computing elements based on the time updates. In a second aspect, fault resilient or fault tolerant computers are produced by designating a first processor as a computing element, designating a second processor as a controller, connecting the computing element and the controller to produce a modular pair, and connecting at least two modular pairs to produce a fault resilient or fault tolerant computer. Each computing element of the computer performs all instructions in the same number of cycles as the other computing elements. Computer systems include one or more controllers and at least two computing elements. System is provided for intercepting I/O operations by the computing elements and transmitting them to the one or more controllers.
申请公布号 US5600784(A) 申请公布日期 1997.02.04
申请号 US19950405193 申请日期 1995.03.16
申请人 MARATHON TECHNOLOGIES CORPORATION 发明人 BISSETT, THOMAS D.;FIORENTINO, RICHARD D.;GLORIOSO, ROBERT M.;MCCAULEY, DIANE T.;MCCOLLUM, JAMES D.;TREMBLAY, GLENN A.
分类号 G06F11/18;G06F1/04;G06F1/14;G06F11/00;G06F11/14;G06F11/16;G06F11/20;G06F13/00;G06F13/10;G06F13/14;G06F15/16;G06F15/76;(IPC1-7):G06F11/00;G01R31/28 主分类号 G06F11/18
代理机构 代理人
主权项
地址