发明名称 Erase and program verification circuit for non-volatile memory
摘要 For non-volatile memory devices, such as flash EPROM integrated circuits, which have memory cells and reference cells, and sense circuitry responsive to addressed memory cells and the reference cells, and in which a read potential is supplied to the gate of the selected memory cells and a reference potential is supplied to the gate of a reference memory cell during a read mode, the state of the programmable memory cells is verified by (1) supplying a first verify potential to the gate of an address programmable memory cell; and (2) supplying a second verify potential to the gate of the reference cell which is different from the first verify potential. Because cell current is a very strong function of the gate voltage, applying different gate voltages to the memory and reference cells is equivalent to adjusting the sense ratio. When the method is applied for program verify, then the second verify potential applied to the reference cell is less than the first verify potential applied to the addressed programmable memory cell. When the method is applied for erase verify, the second verify potential is greater than the first verify potential.
申请公布号 US5544116(A) 申请公布日期 1996.08.06
申请号 US19950444672 申请日期 1995.05.19
申请人 MACRONIX INTERNATIONAL CO., LTD. 发明人 CHAO, LIANG;LIN, TIEN-LER;YIU, TOM D.
分类号 G11C16/04;G11C16/28;G11C16/34;G11C29/02;G11C29/50;(IPC1-7):G11C7/00;G11C29/00 主分类号 G11C16/04
代理机构 代理人
主权项
地址