发明名称 A MICROPROCESSOR HAVING A MULTIPLY OPERATION
摘要 <p>A processor (109) includes a decoder (202) being coupled to receive a control signal (207). The control signal has a first source address, a second source address, a destination address, and an operation field. The first source address corresponds to a first location. The second address corresponds to a second location. The destination address corresponds to a third location. The operation field indicates that a type of packed data multiply operation is to be performed. The processor further includes a circuit (203) being coupled to the decoder. The circuit is for multiplying a first packed data being stored at the first location with a second packed data being stored at the second location. The circuit is further for communicating a corresponding result packed data to the third location.</p>
申请公布号 WO1996017293(A1) 申请公布日期 1996.06.06
申请号 US1995015681 申请日期 1995.12.01
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址