发明名称 Semiconductor memory device
摘要 A semiconductor memory device which is capable of reducing a delay in the conversion of an input chip enable signal having a TTL level, providing a quick chip enable access and avoiding an increase in current consumption despite the quick chip enable access. The semiconductor memory device in one embodiment includes an input buffer outputting a signal having a CMOS level in response to a chip enable signal having a TTL level, and having a plurality of transistors whose gate lengths are set to first dimensions, and a second input buffer activated in response to both another input signal having a TTL level and the signal having the CMOS level, and having a plurality of transistors whose gate lengths are set to second dimensions greater than the first dimensions. Further, a semiconductor memory device in another embodiment includes an input buffer outputting a signal having a CMOS level in response to a chip enable signal having a TTL level and having a plurality of transistors whose gate widths are set to first dimensions, and a second input buffer activated in response to both another input signal having a TTL level and the signal having the CMOS level and having a plurality of transistors whose gate widths are set to second dimensions smaller than the first dimensions.
申请公布号 US5500614(A) 申请公布日期 1996.03.19
申请号 US19940306916 申请日期 1994.09.16
申请人 OKI ELECTRIC INDUSTRY CO., LTD. 发明人 EGAWA, NOBORU
分类号 G11C11/41;G11C7/10;G11C8/06;G11C8/12;G11C8/18;H03K19/0185;(IPC1-7):H03K17/16;G06F13/00 主分类号 G11C11/41
代理机构 代理人
主权项
地址