发明名称 Fully integrated cache architecture.
摘要 <p>An integrated cache architecture that has low power consumption, high noise immunity, and full support of an integrated validity/LRU cache write mode. The cache stores TAG, index and LRU information directly on a master word line, and cache line data on local word lines. The access information is made available early in the cycle, allowing the cache to disable local word lines that are not needed. By laying out the master and local word lines in a metal layer that substantially renders the stored data immune to overlaying noise sources, high frequency interconnections can be made over the cache without disturbing the stored data. The cache includes circuitry for efficiently updating the stored LRU information, such that a combined data validity/full LRU cache update protocol is supported. &lt;IMAGE&gt;</p>
申请公布号 EP0624844(A2) 申请公布日期 1994.11.17
申请号 EP19940103887 申请日期 1994.03.14
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 DAVIS, ANDREW;MILTON, DAVID WILLS
分类号 G11C11/41;G06F12/08;G06F12/12;G11C15/04;(IPC1-7):G06F12/08 主分类号 G11C11/41
代理机构 代理人
主权项
地址