发明名称 Video memory interface to control processor access to video memory.
摘要 <p>A full screen of video data is stored in a video memory. A small block of video data to be imminently displayed on a raster scan display device is copied, two double-words (32 bits) at a time, from the video memory to a 6 by 32-bit first in, first out buffer (FIFO). A fill detection circuit determines when the fill level of the FIFO is at or above certain predetermined levels; specifically, 3, 5 and 6 double-words. The current operating mode is stored in a programmable mode register wherein each mode corresponds to a unique screen resolution. For example, one mode corresponds to a 1024 by 768 pixel resolution having 256 colors per pixel, while another mode corresponds to a 320 by 200 pixel resolution having 4 colors per pixel. A minimum fill level is selected by a level selection circuit depending on the current operating mode. Since the FIFO is emptied quickly in a high resolution mode, a higher minimum fill level is selected for high resolution modes than for low resolution modes. Processor access circuitry permits a central processor to write new video data to the video memory. The processor access circuitry, however, is disabled whenever the current fill level is below the minimum fill level set by the level selection circuit. Thus, central processor access to the video memory is only permitted when there is a minimum level of data in the FIFO, and that minimum level of data is selected according to the current operating mode. &lt;IMAGE&gt;</p>
申请公布号 EP0522697(A1) 申请公布日期 1993.01.13
申请号 EP19920304702 申请日期 1992.05.22
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 THOMPSON, STEPHEN PATRICK
分类号 G06F3/153;G06F3/14;G06F5/06;G06F5/10;G06F5/12;G09G1/16;G09G5/00;G09G5/36;G09G5/393;G09G5/395 主分类号 G06F3/153
代理机构 代理人
主权项
地址