发明名称 HIGH PERFORMANCE INTEGRATED CIRCUIT PACKAGING STRUCTURE
摘要 <p>A high speed, high performance integrated circuit packaging structure that may be used for emulating wafer scale integration structures. The preferred embodiment comprises an interposer (9) having a base substrate having alternating insulation and conductive layers thereon, wherein a plurality of the conductive layers are wiring means which are adapted for maintaining an extremely low noise level in the package. The low noise level and low resistance and capacitance of the wiring means allows a plurality of discrete semiconductor segments (32) to be mounted on and interconnected by the integrated circuit package with a significantly reduced number of drivers and receivers than required by Rent's Rule. Each integrated circuit structure (9) of the present invention emulates a large chip or wafer scale integration structure in performance without having to yield the large chip or wafer, and without redundancy schemes. A plurality of these integrated circuit packaging structures (9) are combined by decals (29, 31) to form a central processing unit (1) of a computer or a portion thereof. In an alternate preferred embodiment, the base substrate of the interposer is made of silicon and any required drivers are formed therein, thus substantially eliminating the need for any drivers on each of the discrete semiconductor segments (32).</p>
申请公布号 EP0267360(B1) 申请公布日期 1992.08.26
申请号 EP19870106477 申请日期 1987.05.05
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 JACOBS, SCOTT LAURENCE;NIHAL, PERWAIZ;OZMAT, BURHAN;SCHNURMANN, HENRI DANIEL
分类号 H01L23/52;H01L23/538;H01L27/00 主分类号 H01L23/52
代理机构 代理人
主权项
地址