发明名称 ARCHITETTURA PER RETE NEURONICA FISICAMENTE INSERIBILE NEL PROCESSO DI APPRENDIMENTO.
摘要 Data processing system implementing architecture of a neural network which is subject to a learning process, wherein the data processing system includes n*n synapses arranged in an array of j rows and i columns. A plurality of operational amplifiers respectively corresponding to the rows of the array are provided, with each operational amplifier defining a neuron. The input terminals of all of the synapses arranged in a respective column of the array are connected together and define n inputs of the neural network. The output terminals of the synapses arranged in a respective row of the array are connected together and serve as the inputs to a corresponding one of the plurality of operational amplifiers. Each synapse includes a capacitor connected between ground potential and the input terminal for weighting the synapse by storing a weighting voltage applied thereto. A random access memory has digitally stored voltage values for weighting all of the synapses. A plurality of digital-analog converters, one for each column of the array of synapses, are connected to the random access memory for converting the digital voltage values for weighting the synapses into analog voltage values. The digital-analog converters provide respective outputs to the weighting terminals of the synapses of a column via respective electronic switches for each synapse. Each row of the array includes a bistable circuit for driving the respective electronic switches under the control of a control section which also provides function commands and data to the random access memory.
申请公布号 ITRM910076(D0) 申请公布日期 1991.01.31
申请号 IT1991RM00076 申请日期 1991.01.31
申请人 TEXAS INSTRUMENTS ITALIA SPA 发明人 IMONDI GIULIANO;MAROTTA GIULIO;PORROVECCHIO GIULIO;SAVARESE GIUSEPPE;TALAMONTI LUCIANO
分类号 G06N3/063 主分类号 G06N3/063
代理机构 代理人
主权项
地址