发明名称 HIGH DENSITY MEMORY SYSTEM
摘要 In a multiprocessor system, a controllable cache store interface to a shared disk memory employs a plurality of storage partitions whose access is interleaved in a time domain multiplexed manner on a common bus with the shared disk to enable high speed sharing of the disk storage by all of the processors. The communication between each processor and its corresponding cache memory partition can be overlapped with each other and with accesses between the cache memory and the commonly shared disk memory. The addressable cache memory feature overcomes the latency delay which inherently occurs in seeking the beginning of a region to be accessed on the disk drive mass storage.
申请公布号 DE3176824(D1) 申请公布日期 1988.09.01
申请号 DE19813176824 申请日期 1981.04.02
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BRANN, JOHN JOSEPH;FREER, CHARLES SAMUEL, JR.;JENSEN, WARREN WALTER
分类号 G06F3/06;G06F12/08;G06F13/28;(IPC1-7):G06F13/36;G06F15/16 主分类号 G06F3/06
代理机构 代理人
主权项
地址