发明名称 Clocked comparator
摘要 A clocked comparator comprising a comparison stage (1) for comparing an analog input voltage VIN with an analog reference voltage VREF and supplying an intermediate signal VM and its complement VM, an amplifier stage ((2) for amplifying the logic states of the intermediate signal, a first latching stage (3) and a second latching stage (4) coupled to the comparison stage and to the amplifier stage respectively, for generating and storing the logic states determined by the signals from the comparison and amplifier stages. A second comparison stage (5) is coupled in parallel with the first comparison stage to compensate for hysteresis in said first comparison stage. A second amplifier stage (6) is coupled in parallel with the first amplifier stage to eliminate phase indeterminacy of the logic states of the intermediate signal. The second latching stage and the first latching stage are alternately enabled by a first clock signal C and its complement &upbar& C. The first amplifier stage and the second amplifier stage are enabled alternately by a second clock signal H and its complement &upbar& H. The amplifier stages operate in phase with the comparison stages and the first latching stage. Use: An analog-to-digital converter constructed by means of depletion-type gallium-arsenide field-effect transistors.
申请公布号 US4656371(A) 申请公布日期 1987.04.07
申请号 US19850793606 申请日期 1985.10.31
申请人 U.S. PHILIPS CORPORATION 发明人 BINET, MICHEL J. M.;DUCOURANT, THIERRY
分类号 H03K5/08;H03K3/356;H03K3/3562;(IPC1-7):H03K5/153;H03K5/24;H03M1/36 主分类号 H03K5/08
代理机构 代理人
主权项
地址