发明名称 PROCESS FOR MANUFACTURING A TWICE DIFFUSED LATERAL TRANSISTOR AND A COMPLEMTARY VERTICAL TRANSISTOR INTEGRATED THEREWITH
摘要 An improved merged transistor logic (I2L) process is disclosed which provides a practical technique for forming micron to sub-micron window size devices. In a single step, the process forms all of the contact and guard ring windows in the passivation layer and then by use of selective blocking of various combinations of these windows, the various ion-implanted regions of the devices are formed with a minimum number of hot processing steps. A second embodiment of the method forms a double diffused lateral PNP device having an asymmetrically placed emitter within the base so as to enhance the injection efficiency in the vicinity of the collector. A micron to sub-micron window for the formation of all contacts and guard ring permits a merged transistor logic structure to be formed having a reduced upward NPN collector-base capacitance, lower PNP emitter-base diffusion capacitance, a lower PNP base series resistance, and an increased probability of avoiding collector-emitter pipe defects. The formation of all the windows in the passivation layer and the use of selective photoresist blocking to define the various ion-implanted regions in the device permit the practical formation of a minimum size (self-aligned contact to guard ring) MTL device with a minimum number of critical mask and hot processing steps. The advantages also apply to downward NPN and individual PNP devices.
申请公布号 DE2862475(D1) 申请公布日期 1986.01.09
申请号 DE19782862475 申请日期 1978.08.16
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BERGERON, DAVID LEO;PUTNEY, ZIMRI CONGDON;STEPHENS, GEOFFREY BROWNELL
分类号 H01L21/033;H01L21/31;H01L21/331;H01L21/8222;H01L21/8226;H01L27/082;H01L29/06;H01L29/08;H01L29/73;(IPC1-7):H01L21/31;H01L21/265 主分类号 H01L21/033
代理机构 代理人
主权项
地址