发明名称 SYNCHRONOUS CLOCK STOPPER FOR MICROPROCESSOR
摘要 <p>Synchronous Clock Stopper For Microprocessor A synchronous clock stopper circuit for inhibiting clock pulses to a microprocessor in response to a stop request signal, and for reinstating the clock pulses in response to a start request signal thereby to conserve power consumption of the microprocessor when used in an environment of limited power. The stopping and starting of the microprocessor is synchronized, by a phase tracker, with the occurrences of a predetermined phase in the instruction cycle of the microprocessor in which the I/O data and address lines of the microprocessor are of high impedance so that a shared memory connected to the I/O lines may be accessed by other peripheral devices. The starting and stopping occur when the microprocessor initiates and completes, respectively, an instruction, as well as before and after transferring data with a memory. Also, the phase tracker transmits phase information signals over a bus to other peripheral devices which signals identify the current operational phase of the microprocessor.</p>
申请公布号 CA1196423(A) 申请公布日期 1985.11.05
申请号 CA19830437871 申请日期 1983.09.28
申请人 JOHNS HOPKINS UNIVERSITY (THE) );INTEC SYSTEMS, INC. 发明人 KITCHIN, DAVID A.
分类号 G06F1/04;A61N1/372;G06F1/08;G06F1/10;G06F15/78;(IPC1-7):G06F1/04 主分类号 G06F1/04
代理机构 代理人
主权项
地址