发明名称 CPU ARCHITECTURE FOR MULTIDATA PATH
摘要 The various functional units which comprise a central processing unit of a computer are organized so as to enable a main arithmetic logic unit and special function units including an auxilliary arithmetic logic unit to access data registers, literal constants, and data from a memory cache. A general purpose bus closely couples the functional units to the main data paths and allows the CPU sequencer to branch on numerous conditions which may be indicated via test lines. Parity from the functional units is sent to clock cycle later than results in order that the parity path does not affect machine cycle time. The architecture allows unused microcode options to be used to check for correct CPU operation by halting CPU operation on a miscompare of two buses.
申请公布号 JPS60167028(A) 申请公布日期 1985.08.30
申请号 JP19840203894 申请日期 1984.09.28
申请人 TANDEMU COMPUTER-ZU INC 发明人 ROBAATO UITSUTEINGU HOOSUTO;SHIYANON JIYOSEFU RINCHI;SHIRIROO RINO KOSUTANCHINO;JIYON MAACHIN BAAN
分类号 G06F7/00;G06F9/30;G06F9/38 主分类号 G06F7/00
代理机构 代理人
主权项
地址