发明名称 Method of making ROM/PLA semiconductor device by late stage personalization
摘要 The process sequence is disclosed which applies a polycrystalline silicon gate material, then applies a chemical vapor deposition oxide over all surfaces, forming an effective sidewall on each of the polycrystalline silicon gate structures. An ion implantation step is then carried out to implant source and drain regions whose proximate edges are not aligned with the edges of the polycrystalline silicon gate material itself, due to the masking effect of the sidewall portion of the chemical vapor deposition oxide layer. Thereafter, the chemical vapor deposition oxide sidewall material is selectively removed for those FET device locations where an active FET device is desired to be formed in the operation of personalizing the read only storage or PLA product. Those locations are then ion implanted for source and drain extensions which are then self-aligned with the respective edges of the respective polycrystalline silicon gate electrodes. The process enables a significantly reduced turnaround time for personalizing read only memory arrays which contain FET memory devices having a shorter channel length, higher breakdown voltage characteristic, an almost zero channel hot electron effect, and a lower gate-to-source/drain diffusion overlap capacitance than most other FET read only memory devices.
申请公布号 US4536944(A) 申请公布日期 1985.08.27
申请号 US19820454315 申请日期 1982.12.29
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BRACCO, AL M.;EDENFELD, ARTHUR R.;KOTECHA, HARISH N.
分类号 H01L29/78;H01L21/8246;H01L27/112;(IPC1-7):H01L21/26;H01L21/265 主分类号 H01L29/78
代理机构 代理人
主权项
地址