发明名称 Process for manufacturing a buried gate field effect transistor
摘要 A process for manufacturing a buried gate field effect transistor having a small effective gate length, which process enables precise control of the threshold voltage. First, a compound semiconductor crystal having a first impurity region as a source region, a second impurity region as a drain region and a channel layer buried inside the compound semiconductor crystal is prepared by a conventional process. A V-shaped groove is then formed with an etching solution having high selectivity toward the crystal face in the gate region of this compound semiconductor crystal. Onto the inner wall surface of the V-shaped groove, a metal likely to form an alloy type of Schottky junction with the compound semiconductor is vapor-deposited. The resultant structure is heated, while measuring the threshold voltage, to form an alloy type of Schottky junction and for use of this junction as a gate electrode.
申请公布号 US4503600(A) 申请公布日期 1985.03.12
申请号 US19830466578 申请日期 1983.02.15
申请人 TOKYO SHIBAURA DENKI KABUSHIKI 发明人 NII, RIRO;TOYODA, NOBUYUKI;HOJO, AKIMICHI
分类号 H01L21/285;H01L21/335;H01L21/338;H01L29/417;H01L29/423;H01L29/778;H01L29/80;H01L29/812;(IPC1-7):H01L21/265 主分类号 H01L21/285
代理机构 代理人
主权项
地址