发明名称 NEXT ADDRESS GENERATION LOGIC IN A DATA PROCESSING SYSTEM
摘要 <p>In a data processing system whose operation is under the control of firmware words stored in a control store, a technique is provided by which a routine which has been temporarily suspended may be returned to. The address of the last instruction executed in such routine prior to such suspension is stored and the routine is returned to by the use of such stored address with one bit thereof changed in state by use of an inverter. The control store is addressed by means of next address generation logic which includes a first multiplexer utilized to address the control store, which multiplexer has several inputs, One of such inputs is received from a latching mechanism which allows more than one test condition to be simultaneously utilized for addressing the control store on a free flow basis. These test conditions, as well as information from an addressed control word, are utilized in a multiplexed arrangement as one input of the first multiplexer. By use of other inputs of such first multiplexer, the control store may be addressed by use of branch address information, as well as other test condition information. A page register provides the page address, to a plurality of pages included in this control store with the locations in each such page addressed by use of the above noted multiplexer combination.</p>
申请公布号 CA1138118(A) 申请公布日期 1982.12.21
申请号 CA19800342927 申请日期 1980.01.02
申请人 HONEYWELL INFORMATION SYSTEMS INC. 发明人 NEGI, VIRENDRA S.;PETERS, ARTHUR
分类号 G06F9/26;G06F9/42;(IPC1-7):G06F9/06 主分类号 G06F9/26
代理机构 代理人
主权项
地址