发明名称 Clock check circuits using delayed signals
摘要 In a data processing or transmission system which includes at least two synchronized clocks, for example-T-rings A and B which generate timing pulses Tai and Tbi for microinstruction execution, synchronism is checked by logic circuitry which receives pulses from the clocks. At least one of the pulses is delayed by one or more pulse period durations ti. The logic circuit output signal is used as an input to an indicator latch which is periodically set by an independent check oscillator or clock. In a preferred embodiment, the delays are introduced by master-slave flip-flops, which receive predetermined combinations of the T-signals and set by the independent check clock. Several delay latches and associated AND gates may be used for different logical combinations of delayed and undelayed T-signals. This scheme can easily be expanded to accommodate more than two synchronously operating clocks. These circuits check not only the instantaneous synchronism of the clocks, but also the correct sequencing of clock pulses. The check is also feasible if the T-ring counters are operated with a variable number of clock pulses per microinstruction execution.
申请公布号 US4295220(A) 申请公布日期 1981.10.13
申请号 US19790098587 申请日期 1979.11.29
申请人 INTERNATIONAL BUSINESS MACHINES CORPORATION 发明人 BLUM, ARNOLD;GENG, HELLMUTH R.;SCHULZE-SCHOELLING, HERMANN;SPAETH, BERND
分类号 G01R31/28;G01R31/3183;G04D7/00;H03K5/26;H04M3/24;(IPC1-7):H03K5/19;G06F1/04 主分类号 G01R31/28
代理机构 代理人
主权项
地址