发明名称 Superscalar microprocessor employing a data cache capable of performing store accesses in a single clock cycle
摘要 A superscalar microprocessor employing a data cache configured to perform store accesses in a single clock cycle is provided. The superscalar microprocessor speculatively stores data within a predicted way of the data cache after capturing the data currently being stored in that predicted way. During a subsequent clock cycle, the cache hit information for the store access validates the way prediction. If the way prediction is correct, then the store is complete, utilizing a single clock cycle of data cache bandwidth. Additionally, the way prediction structure implemented within the data cache bypasses the tag comparisons of the data cache to select data bytes for the output. Therefore, the access time of the associative data cache may be substantially similar to a direct-mapped cache access time. The superscalar microprocessor may therefore be capable of high frequency operation.
申请公布号 US5987561(A) 申请公布日期 1999.11.16
申请号 US19970868029 申请日期 1997.06.03
申请人 ADVANCED MICRO DEVICES, INC. 发明人 WITT, DAVID B.;HATTANGADI, RAJIV M.
分类号 G06F9/312;G06F9/38;G06F12/08;(IPC1-7):G06F15/76 主分类号 G06F9/312
代理机构 代理人
主权项
地址
您可能感兴趣的专利