发明名称 Charge pumping semiconductor memory
摘要 There is provided a semiconductor memory apparatus comprising a plurality of memory cells collectively integrated on the same chip in a matrix array and each formed of a flip-flop circuit including a pair of driver MOS transistors, a pair of load MOS capacitors connected to the respective paired driver MOS transistors and address-selection MOS transistors connected to both output terminals of the flip-flop circuit. The memory cells arranged in a row direction are of the same pattern, the adjacent memory cells arranged in a column direction are made symmetrical with each other, the source of one of the paired driver MOS transistors of a given memory cell is connected to the source of the corresponding one of the paired driver MOS transistors of another memory cell disposed adjacent to the first-mentioned memory cell in a row direction, the gates of the driver MOS transistors and address-selection MOS transistors are formed by selectively etching a first polycrystalline silicon layer, and the paired MOS capacitors are constituted by a second polycrystalline layer mounted through an insulation layer over the respective drain regions of the paired driver MOS transistor.
申请公布号 US4223333(A) 申请公布日期 1980.09.16
申请号 US19780945347 申请日期 1978.09.25
申请人 TOKYO SHIBAURA DENKI KABUSHIKI KAISHA 发明人 MASUOKA, FUJIO
分类号 G11C11/412;G05F3/20;G11C11/402;G11C11/4076;H01L21/822;H01L21/8244;H01L27/02;H01L27/04;H01L27/11;H01L29/78;(IPC1-7):H01L27/02;H01L29/04;H03K5/00;G11C11/34 主分类号 G11C11/412
代理机构 代理人
主权项
地址