发明名称 Multi-state Josephson memory
摘要 A multi-state Josephson memory in a superconductor integrated circuit includes a plurality of superconductive quantum interference device (SQUID) memory cells 2 each having a SQUID 4 characterized by a SQUID loop inductance L and a junction critical current Ic, which determine the number of memory states that can be stored in the SQUID 4. A gate current Ig is transmitted to the superconductive inductors 6 and 8 of the SQUID 4 to perform a read operation by crossing a designated number of current threshold boundaries corresponding to the memory state stored in the SQUID, so that the Josephson junction 12 of the SQUID 4 generates a number of pulses corresponding to the memory state. A control current Icon writes data to the SQUID 4 through a control current input 16, and is preferably magnetically coupled to the SQUID 4 through superconductive inductor pairs 18, 6 and 20, 8. In a preferred embodiment, a plurality of SQUID memory cells 70a, 70b, . . . 70f are arranged in a plurality of columns and rows with column select inputs 72, 74 and row select inputs 76, 78 and 80. Digital-to-analog converters 86 and 88 are preferably provided to convert a binary digital input into the analog control current Icon, the magnitude of which is designed to cross a number of current threshold boundaries corresponding to the digital input. A plurality of single flux quantum counters 112 and 114 are preferably connected to count the number of Josephson pulses from the SQUID memory cells 70a, 70b, . . . 70f to generate a count of the pulses as the memory output. In a preferred embodiment, the memory outputs from the single flux quantum counters 112 and 114 are fed back into the input digital-to-analog converters 86 and 88, respectively, to form a non-destructive readout.
申请公布号 US5872731(A) 申请公布日期 1999.02.16
申请号 US19970948570 申请日期 1997.10.10
申请人 TRW INC. 发明人 CHAN, HUGO W-K.;SILVER, ARNOLD H.;SANDELL, ROBERT D.
分类号 G11C11/44;G11C11/56;(IPC1-7):G11C11/44 主分类号 G11C11/44
代理机构 代理人
主权项
地址