发明名称 Method of fabrication of stacked semiconductor devices
摘要 A method for increasing integrated circuit density is disclosed comprising stacking an upper wafer and a lower wafer, each of which having fabricated circuitry in specific areas on their respective face surfaces. The upper wafer is attached back-to-back with the lower wafer with a layer of adhesive applied over the back side of the lower wafer. The wafers are aligned so as to bring complementary circuitry on each of the wafers into perpendicular alignment. The adhered wafer pair is then itself attached to an adhesive film to immobilize the wafer during dicing. The adhered wafer pair may be die into individual die pairs or wafer portions containing more than one dice pair. At least one face side of the die pair (attachment side) may have an array of minute solder balls or small pins disposed thereon for attachment and electrical communication of the die to at least one substrate such as a printed circuit board or leadframe. The die pair face opposite the substrate attachment side (opposing side) and may have a plurality of bond pads. Bond wires or TAB leads are attached between bond pads on the opposing side and corresponding conductive trace or lead ends on the substrate. Alternately, both the attachment side and opposing side may have an array of minute solder balls or small pins for respective attachment to two facing substrates on opposite sides of the die pair.
申请公布号 US6165815(A) 申请公布日期 2000.12.26
申请号 US19970844669 申请日期 1997.04.18
申请人 MICRON TECHNOLOGY, INC. 发明人 BALL, MICHAEL B.
分类号 H01L21/98;H01L25/065;H01L29/06;(IPC1-7):H01L21/50 主分类号 H01L21/98
代理机构 代理人
主权项
地址