发明名称 Semiconductor memory device
摘要 A cache memory including a first memory array and a main memory including a second memory array are integrated together on the same semiconductor substrate. Each memory cell in the first memory array is of a 2Tr1C type including: first and second transistors, the sources of which are connected together; and a data storage capacitor, one of the two electrodes of which is connected to the common source of the first and second transistors. Each memory cell in the second memory array is of a 1Tr1C type including: a third transistor; and a data storage capacitor, one of the two electrodes of which is connected to the source of the third transistor.
申请公布号 US6169684(B1) 申请公布日期 2001.01.02
申请号 US20000495473 申请日期 2000.02.01
申请人 MATSUSHITA ELECTRIC INDUSTRIAL CO., LTD. 发明人 TAKAHASHI KAZUNARI;AGATA MASASHI;KURODA NAOKI;FUJITA TSUTOMU
分类号 G11C11/41;G06F12/08;G11C7/00;G11C11/00;G11C11/401;G11C11/405;G11C11/4097;G11C13/00;H01L21/8242;H01L27/10;H01L27/108;(IPC1-7):G11C15/00 主分类号 G11C11/41
代理机构 代理人
主权项
地址