发明名称 WAFER LEVEL INTEGRATED CIRCUIT PROBE ARRAY AND METHOD OF CONSTRUCTION
摘要 A testing device for wafer level testing of IC circuits is disclosed. An upper and lower pin (22, 62) are configured to slide relatively to each other and are held in electrically biased contact by an elastomer (80). To prevent rotation of the pins in the pin guide, a walled recess in the bottom of the pin guide engages flanges on the pins. In another embodiment, the pin guide maintains rotational alignment by being fitted around the pin profile or having projections abutting the pin. The pin guide (12) is maintained in alignment with the retainer 14 by establishing a registration corner (506) and driving the guide into the corner by elastomers in at least one diagonally opposite corner.
申请公布号 SG11201607349R(A) 申请公布日期 2016.10.28
申请号 SG11201607349R 申请日期 2015.03.10
申请人 JOHNSTECH INTERNATIONAL CORPORATION 发明人 EDWARDS, JATHAN;MARKS, CHARLES;HALVORSON, BRIAN
分类号 G01R1/067;G01R1/073;H01R12/71;H01R13/24 主分类号 G01R1/067
代理机构 代理人
主权项
地址